

The Creonic Wideband Digital Down Converter (DDC) digitally converts the input signal at IF frequency down to baseband by multiplying input samples with sine/cosine waves generated by numerical controlled oscillators (NCO). Down converted samples are then decimated by a factor ranging from 2 to 512 with a multiplying step of 2. A CIC and 4 stages of half band filters are integrated within the decimator.

The core accepts a real signal at input and provides complex I/Q baseband data at the output. The parallel architecture of the core allows for an input throughput up to 2.4 Gsps, and data symbol rates up to 540 Msymb/s, making it a perfect fit for ultra high throughput applications such as Wideband DVB-S2X communication.

# **Benefits**

- Contains Numerical Controlled Oscillators, IF mixers, decimator, and halfband filters.
- High input throughput of up to 2.4 Gsps.
- Supported signal bandwidth of up to 600 MHz.
- Tunable IF frequency from 10 to 700 MHz with a precision of at least 2 Hz.
- Spurious-free dynamic range (SFDR) of at least 83 dB, filter's passband ripple less than 0.05 dB.
- · Low-power and low-complexity design.
- Configurable decimation rate.
- Accepts real input signal or complex I/Q upon request.
- Memory mapped interface for configuring and retrieving status information.
- Available for ASIC and FPGAs (AMD Xilinx, Intel).

#### **Features**

- High throughput wideband digital down converter
- Up to 600 MHz signal bandwidth
- Tunable IF frequency
- · Integrated decimator and filters

## **Applications**

- Wideband satellite communication
- Wideband wireless backhaul
- Wideband cable modems
- · Electronic surveillance applications

## **Deliverables**

- VHDL source code or synthesized netlist
- VHDL testbench
- · HDL simulation models
- Bit-accurate Matlab, C or C++ simulation model
- Comprehensive documentation



## Throughput

The throughput of the Wideband DDC depends on the clock frequency and the sample rate (samples per symbol). The following table shows the minimum and maximum supported input and output sample rates for several clock frequencies.

| Clock<br>frequency<br>(MHz) | Maximum input<br>sample rate<br>(Msps) | Maximum output<br>sample rate<br>(Msps) | Maximum signal<br>bandwidth<br>(MHz) | Minimum<br>symbol rate<br>MSymb/s | Maximum<br>symbol rate<br>MSymb/s |
|-----------------------------|----------------------------------------|-----------------------------------------|--------------------------------------|-----------------------------------|-----------------------------------|
| 60                          | 480                                    | 240                                     | 120                                  | 0.412                             | 108.0                             |
| 80                          | 640                                    | 320                                     | 160                                  | 0.562                             | 144.0                             |
| 100                         | 800                                    | 400                                     | 200                                  | 0.703                             | 180.0                             |
| 160                         | 1280                                   | 640                                     | 320                                  | 1.125                             | 288.0                             |
| 220                         | 1760                                   | 880                                     | 440                                  | 1.562                             | 400.0                             |
| 250                         | 2000                                   | 1000                                    | 500                                  | 1.718                             | 440.0                             |
| 280                         | 2240                                   | 1120                                    | 560                                  | 1.953                             | 500.0                             |
| 300                         | 2400                                   | 1200                                    | 600                                  | 2.109                             | 540.0                             |

Minimum and maximum sample and symbol rates for different clock frequencies.

### **Related Products**

**DVB-S2X Wideband Demodulator** 

DVB-S2X Wideband LDPC and BCH Decoder

**DVB-S2X Wideband Modulator** 

### **About Creonic**

Creonic is an ISO 9001:2015 certified provider of ready-for-use IP cores for wired, wireless, fiber, and free-space optical communications. All relevant digital signal processing algorithms are covered, including, but not limited to, forward error correction, modulation, equalization, and demodulation. The company offers the richest product portfolio in this field, covering standards like 3GPP 5G, DVB-S2X, DVB-RCS2, CCSDS, and WiFi. The products are applicable for ASIC and FPGA technologies and comply with the highest requirements with respect to quality and performance. For more information please visit our website at <a href="http://www.creonic.com">www.creonic.com</a>.

### Contact

Creonic GmbH Bahnhofstr. 26-28 67655 Kaiserslautern Germany Phone: Fax: Web: E-mail:

+49 631 3435 9880 +49 631 3435 9889 www.creonic.com sales@creonic.com

Twitter: Facebook: LinkedIn: Creonic\_IPCores Creonic Creonic