The Science of Verification

Boost your Verification Plan with Code Coverage

Vince Ibanez, Aldec Corporate Applications Engineer
Like(1)  Comments  (0)

Science is a product of endless counts of trial and error. Without an error, how can we tell that something is right? This is the main reason why we perform verification.

 

Verification has never been more complex. Engineers would like cover as much useful data as possible when reviewing a verification plan. It is an irony, but finding errors within a design can be a positive, as the design is “more correct” after fixing these errors. However, it is not quite easy to design a testbench that is directed to find errors. In some cases, these errors are caused by corner cases that were not tested during prior simulation. A good source of these data is the coverage report.

 

Active-HDL™, Aldec’s FPGA design creation and simulation solution, provides the following coverage reports:

 

  • Statement Coverage - details which part of the design was executed and which was not, which helps to locate dead code
  • Branch Coverage - identifies branch statements (f and case) that are (are not) executed
  • Path Coverage - analyzes whether all possible sequences of program execution were verified
  • Expression Coverage - evaluates logical expressions and determines when all of the expression cases are exercised
  • Assertion Coverage - looks at all the assertions (PSL, SVA and OVA) and defines which properties have been covered
  • Toggle Coverage - measures design activity in terms of changes in signal logic values

 

The results of these reports can help us steer our test bench to cover cases that we would not have covered before. These reports can boost the verification plan and give it more confidence.

 

In this video we will discuss how to configure your design to collect coverage data:

 

Vince provides support for users of Aldec's Simulation and Verification tools as an Aldec Applications Engineer. He joined Aldec right after graduating from University of Las Vegas, Nevada with a Bachelor’s Degree in Computer Engineering in 2014. His practical experience includes areas in Digital Design, Computer Architecture and Embedded Systems. He holds skills not only in Engineering but in Customer Service as well.

  • Products:
  • Active-HDL
  • FPGAデザイン・シミュレーション

Comments

Ask Us a Question
x
Ask Us a Question
x
Captcha ImageReload Captcha
Incorrect data entered.
Thank you! Your question has been submitted. Please allow 1-3 business days for someone to respond to your question.
Internal error occurred. Your question was not submitted. Please contact us using Feedback form.
We use cookies to ensure we give you the best user experience and to provide you with content we believe will be of relevance to you. If you continue to use our site, you consent to our use of cookies. A detailed overview on the use of cookies and other website information is located in our Privacy Policy.